commit | 1a1d88371ab8f3b1aa5cf9489add583687ce6e8f | [log] [tgz] |
---|---|---|
author | V Sowmya <v.sowmya@intel.com> | Mon Aug 22 13:02:09 2022 +0530 |
committer | Chromeos LUCI <chromeos-scoped@luci-project-accounts.iam.gserviceaccount.com> | Thu Sep 15 11:14:28 2022 +0000 |
tree | a43d13e6f870112ec361dd4b92340ecce04bca4e | |
parent | 9610fdfa473cc52c70b9476edaad2ccb0eef6354 [diff] |
UPSTREAM: mb/google/nissa: Disable the stylus GPIO pins based on fw_config TEST=Boot to OS on nivviks/nirwen and check that stylus GPIOs are configured based on fw_config. (cherry picked from commit ad0288a843ab65f2a567cf6095c129e2ca8e8476) Original-Signed-off-by: V Sowmya <v.sowmya@intel.com> Original-Change-Id: Ibbe9f379abe10a741642e11d4833d3a53489693a Original-Reviewed-on: https://review.coreboot.org/c/coreboot/+/66929 Original-Reviewed-by: Reka Norman <rekanorman@chromium.org> Original-Reviewed-by: Kangheui Won <khwon@chromium.org> Original-Tested-by: build bot (Jenkins) <no-reply@coreboot.org> GitOrigin-RevId: ad0288a843ab65f2a567cf6095c129e2ca8e8476 Change-Id: I6c34311c16a0defc4124ff4624b97e24a4db8e94 Reviewed-on: https://chromium-review.googlesource.com/c/chromiumos/third_party/coreboot/+/3888805 Commit-Queue: Patrick Georgi <pgeorgi@chromium.org> Tested-by: CopyBot Service Account <copybot.service@gmail.com> Reviewed-by: Yu-Ping Wu <yupingso@chromium.org>
coreboot is a Free Software project aimed at replacing the proprietary BIOS (firmware) found in most computers. coreboot performs a little bit of hardware initialization and then executes additional boot logic, called a payload.
With the separation of hardware initialization and later boot logic, coreboot can scale from specialized applications that run directly firmware, run operating systems in flash, load custom bootloaders, or implement firmware standards, like PC BIOS services or UEFI. This allows for systems to only include the features necessary in the target application, reducing the amount of code and flash space required.
coreboot was formerly known as LinuxBIOS.
After the basic initialization of the hardware has been performed, any desired “payload” can be started by coreboot.
See https://www.coreboot.org/Payloads for a list of supported payloads.
coreboot supports a wide range of chipsets, devices, and mainboards.
For details please consult:
ANY_TOOLCHAIN
Kconfig option if you’re feeling lucky (no support in this case).Optional:
make menuconfig
and make nconfig
)Please consult https://www.coreboot.org/Build_HOWTO for details.
If you want to test coreboot without any risks before you really decide to use it on your hardware, you can use the QEMU system emulator to run coreboot virtually in QEMU.
Please see https://www.coreboot.org/QEMU for details.
Further details on the project, a FAQ, many HOWTOs, news, development guidelines and more can be found on the coreboot website:
You can contact us directly on the coreboot mailing list:
https://www.coreboot.org/Mailinglist
The copyright on coreboot is owned by quite a large number of individual developers and companies. Please check the individual source files for details.
coreboot is licensed under the terms of the GNU General Public License (GPL). Some files are licensed under the “GPL (version 2, or any later version)”, and some files are licensed under the “GPL, version 2”. For some parts, which were derived from other projects, other (GPL-compatible) licenses may apply. Please check the individual source files for details.
This makes the resulting coreboot images licensed under the GPL, version 2.