blob: b28a78783992b02af398aae5f1c8db41b4103174 [file] [log] [blame]
* Early initialization code for ARMv7 architecture.
* This file is based off of the OMAP3530/ARM Cortex start.S file from Das
* U-Boot, which itself got the file from armboot.
* Copyright (c) 2004 Texas Instruments <>
* Copyright (c) 2001 Marius Gröger <>
* Copyright (c) 2002 Alex Züpke <>
* Copyright (c) 2002 Gary Jennejohn <>
* Copyright (c) 2003 Richard Woodruff <>
* Copyright (c) 2003 Kshitij <>
* Copyright (c) 2006-2008 Syed Mohammed Khasim <>
* Copyright (c) 2013 The Chromium OS Authors
* This program is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License as
* published by the Free Software Foundation; version 2 of
* the License.
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* GNU General Public License for more details.
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
* MA 02111-1307 USA
.section ".start", "a", %progbits
.globl _start
_start: b reset
.balignl 16,0xdeadbeef
/* The CBFS master header is inserted by cbfstool at the first
* aligned offset after the above anchor string is found.
* Hence, we leave some space for it.
.skip 128 @ Assumes 64-byte alignment
* Set the cpu to System mode with IRQ and FIQ disabled. Prefetch/Data
* aborts may happen early and crash before the abort handlers are
* installed, but at least the problem will show up near the code that
* causes it.
msr cpsr_cxf, #0xdf
* From Cortex-A Series Programmer's Guide:
* Only CPU 0 performs initialization. Other CPUs go into WFI
* to do this, first work out which CPU this is
* this code typically is run before any other initialization step
mrc p15, 0, r1, c0, c0, 5 @ Read Multiprocessor Affinity Register
and r1, r1, #0x3 @ Extract CPU ID bits
cmp r1, #0
bne wait_for_interrupt @ If this is not core0, wait
* Initialize the stack to a known value. This is used to check for
* stack overflow later in the boot process.
ldr r0, .Stack
ldr r1, .Stack_size
sub r0, r0, r1
ldr r1, .Stack
ldr r2, =0xdeadbeef
str r2, [r0]
add r0, #4
cmp r0, r1
bne init_stack_loop
/* Set stackpointer in internal RAM to call board_init_f */
ldr sp, .Stack /* Set up stack pointer */
ldr r0,=0x00000000
* The current design of cpu_info places the
* struct at the top of the stack. The number of
* words pushed must be at least as large as that
* struct.
push {r0-r2}
bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
* Use "bl" instead of "b" even though we do not intend to return.
* "bl" gets compiled to "blx" if we're transitioning from ARM to
* Thumb. However, "b" will not and GCC may attempt to create a
* wrapper which is currently broken.
bl main
mov pc, lr @ back to my caller
/* we do it this way because it's a 32-bit constant and
* in some cases too far away to be loaded as just an offset
* from IP
.align 2
.align 2
/* create this size the same way we do in coreboot_ram.ld: top-bottom */