commit | d4a9b4df917a41799d7d9e87e89ab4e5a3384fb7 | [log] [tgz] |
---|---|---|
author | Usha P <usha.p@intel.com> | Wed Feb 19 14:06:09 2020 +0530 |
committer | Commit Bot <commit-bot@chromium.org> | Mon Feb 24 17:16:51 2020 +0000 |
tree | 7f02537a08acf5f3e63912b72e3873f769f0b57b | |
parent | 01508bc2aef7ee541d307d6165470c1e89410589 [diff] |
UPSTREAM: mb/intel/jasperlake_rvp: Disable SATA controller This patch disables the SATA config from devicetree for JSL RVP, since we are not planning to use the SATA storage in chrome config. BUG=none BRANCH=none TEST=none Change-Id: Ic70f44d511ef0fac776a0af22877a03f8ae58748 Signed-off-by: Patrick Georgi <pgeorgi@google.com> Original-Commit-Id: f07d3b45856fb3cb62d684e526c4fd2af76ee33f Original-Change-Id: I9cbcbf96e70b79bfb60f228b77a1065c26cd1aa2 Original-Signed-off-by: Usha P <usha.p@intel.com> Original-Reviewed-on: https://review.coreboot.org/c/coreboot/+/38996 Original-Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Original-Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Original-Reviewed-by: V Sowmya <v.sowmya@intel.com> Reviewed-on: https://chromium-review.googlesource.com/c/chromiumos/third_party/coreboot/+/2070307 Reviewed-by: Patrick Georgi <pgeorgi@chromium.org> Commit-Queue: Patrick Georgi <pgeorgi@chromium.org> Tested-by: Patrick Georgi <pgeorgi@chromium.org>
coreboot is a Free Software project aimed at replacing the proprietary BIOS (firmware) found in most computers. coreboot performs a little bit of hardware initialization and then executes additional boot logic, called a payload.
With the separation of hardware initialization and later boot logic, coreboot can scale from specialized applications that run directly firmware, run operating systems in flash, load custom bootloaders, or implement firmware standards, like PC BIOS services or UEFI. This allows for systems to only include the features necessary in the target application, reducing the amount of code and flash space required.
coreboot was formerly known as LinuxBIOS.
After the basic initialization of the hardware has been performed, any desired “payload” can be started by coreboot.
See https://www.coreboot.org/Payloads for a list of supported payloads.
coreboot supports a wide range of chipsets, devices, and mainboards.
For details please consult:
ANY_TOOLCHAIN
Kconfig option if you’re feeling lucky (no support in this case).Optional:
make menuconfig
and make nconfig
)Please consult https://www.coreboot.org/Build_HOWTO for details.
If you want to test coreboot without any risks before you really decide to use it on your hardware, you can use the QEMU system emulator to run coreboot virtually in QEMU.
Please see https://www.coreboot.org/QEMU for details.
Further details on the project, a FAQ, many HOWTOs, news, development guidelines and more can be found on the coreboot website:
You can contact us directly on the coreboot mailing list:
https://www.coreboot.org/Mailinglist
The copyright on coreboot is owned by quite a large number of individual developers and companies. Please check the individual source files for details.
coreboot is licensed under the terms of the GNU General Public License (GPL). Some files are licensed under the “GPL (version 2, or any later version)”, and some files are licensed under the “GPL, version 2”. For some parts, which were derived from other projects, other (GPL-compatible) licenses may apply. Please check the individual source files for details.
This makes the resulting coreboot images licensed under the GPL, version 2.