| /* |
| * This file is part of the coreboot project. |
| * |
| * Copyright (C) 2011 Advanced Micro Devices, Inc. |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License as published by |
| * the Free Software Foundation; version 2 of the License. |
| * |
| * This program is distributed in the hope that it will be useful, |
| * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| * GNU General Public License for more details. |
| */ |
| |
| #include "AGESA.h" |
| #include <northbridge/amd/agesa/agesawrapper.h> |
| #include <northbridge/amd/agesa/BiosCallOuts.h> |
| #include <arch/io.h> |
| |
| #ifdef __PRE_RAM__ |
| /* These defines are used to select the appropriate socket for the SPD read |
| * because this is a multi-socket design. |
| */ |
| #define PCI_REG_GPIO_56_to_53_CNTRL (0x52) |
| #define GPIO_OUT_BIT_GPIO53 (BIT0) |
| #define GPIO_OUT_BIT_GPIO54 (BIT1) |
| #define GPIO_OUT_ENABLE_BIT_GPIO53 (BIT4) |
| #define GPIO_OUT_ENABLE_BIT_GPIO54 (BIT5) |
| |
| #define GPIO_OUT_BIT_GPIO54_to_53_MASK \ |
| (GPIO_OUT_BIT_GPIO54 | GPIO_OUT_BIT_GPIO53) |
| #define GPIO_OUT_ENABLE_BIT_GPIO54_to_53_MASK \ |
| (GPIO_OUT_ENABLE_BIT_GPIO54 | GPIO_OUT_ENABLE_BIT_GPIO53) |
| |
| static UINT8 select_socket(UINT8 socket_id) |
| { |
| pci_devfn_t sm_dev = PCI_DEV(0, 0x14, 0); //SMBus |
| UINT8 value = 0; |
| UINT8 gpio56_to_53 = 0; |
| |
| /* Configure GPIO54,53 to select the desired socket |
| * GPIO54,53 control the HC4052 S1,S0 |
| * S1 S0 true table |
| * 0 0 channel 1 (Socket1) |
| * 0 1 channel 2 (Socket2) |
| * 1 0 channel 3 (Socket3) |
| * 1 1 channel 4 (Socket4) |
| */ |
| gpio56_to_53 = pci_read_config8(sm_dev, PCI_REG_GPIO_56_to_53_CNTRL); |
| value = gpio56_to_53 & (~GPIO_OUT_BIT_GPIO54_to_53_MASK); |
| value |= socket_id; |
| value &= (~GPIO_OUT_ENABLE_BIT_GPIO54_to_53_MASK); // 0 = Output Enabled, 1 = Tristate |
| pci_write_config8(sm_dev, PCI_REG_GPIO_56_to_53_CNTRL, value); |
| |
| return gpio56_to_53; |
| } |
| |
| static void restore_socket(UINT8 original_value) |
| { |
| pci_devfn_t sm_dev = PCI_DEV(0, 0x14, 0); //SMBus |
| pci_write_config8(sm_dev, PCI_REG_GPIO_56_to_53_CNTRL, original_value); |
| } |
| #endif |
| |
| static AGESA_STATUS board_ReadSpd (UINT32 Func, UINTN Data, VOID *ConfigPtr); |
| |
| #include <stdlib.h> |
| const BIOS_CALLOUT_STRUCT BiosCallouts[] = |
| { |
| {AGESA_DO_RESET, agesa_Reset }, |
| {AGESA_READ_SPD, board_ReadSpd }, |
| {AGESA_READ_SPD_RECOVERY, agesa_NoopUnsupported }, |
| {AGESA_RUNFUNC_ONAP, agesa_RunFuncOnAp }, |
| {AGESA_GET_IDS_INIT_DATA, agesa_EmptyIdsInitData }, |
| {AGESA_HOOKBEFORE_DQS_TRAINING, agesa_NoopSuccess }, |
| {AGESA_HOOKBEFORE_DRAM_INIT, agesa_NoopSuccess }, |
| {AGESA_HOOKBEFORE_EXIT_SELF_REF, agesa_NoopSuccess }, |
| }; |
| const int BiosCalloutsLen = ARRAY_SIZE(BiosCallouts); |
| |
| static AGESA_STATUS board_ReadSpd (UINT32 Func, UINTN Data, VOID *ConfigPtr) |
| { |
| AGESA_STATUS Status; |
| #ifdef __PRE_RAM__ |
| UINT8 original_value = 0; |
| |
| if (ConfigPtr == NULL) |
| return AGESA_ERROR; |
| |
| original_value = select_socket(((AGESA_READ_SPD_PARAMS *)ConfigPtr)->SocketId); |
| |
| Status = agesa_ReadSpd (Func, Data, ConfigPtr); |
| |
| restore_socket(original_value); |
| #else |
| Status = AGESA_UNSUPPORTED; |
| #endif |
| |
| return Status; |
| } |