| /* |
| * This file is part of the coreboot project. |
| * |
| * Copyright (C) 2014 Google Inc. |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License as published by |
| * the Free Software Foundation; version 2 of the License. |
| * |
| * This program is distributed in the hope that it will be useful, |
| * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| * GNU General Public License for more details. |
| * |
| * You should have received a copy of the GNU General Public License |
| * along with this program; if not, write to the Free Software |
| * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| */ |
| |
| #ifndef _BROADWELL_PCI_DEVS_H_ |
| #define _BROADWELL_PCI_DEVS_H_ |
| |
| #define _SA_DEVFN(slot) PCI_DEVFN(SA_DEV_SLOT_ ## slot, 0) |
| #define _PCH_DEVFN(slot,func) PCI_DEVFN(PCH_DEV_SLOT_ ## slot, func) |
| |
| #if defined(__PRE_RAM__) || defined(__SMM__) || defined(__ROMCC__) |
| #include <arch/io.h> |
| #define _SA_DEV(slot) PCI_DEV(0, SA_DEV_SLOT_ ## slot, 0) |
| #define _PCH_DEV(slot,func) PCI_DEV(0, PCH_DEV_SLOT_ ## slot, func) |
| #else |
| #include <device/device.h> |
| #include <device/pci_def.h> |
| #define _SA_DEV(slot) dev_find_slot(0, _SA_DEVFN(slot)) |
| #define _PCH_DEV(slot,func) dev_find_slot(0, _PCH_DEVFN(slot, func)) |
| #endif |
| |
| /* System Agent Devices */ |
| |
| #define SA_DEV_SLOT_ROOT 0x00 |
| #define SA_DEVFN_ROOT _SA_DEVFN(ROOT) |
| #define SA_DEV_ROOT _SA_DEV(ROOT) |
| |
| #define SA_DEV_SLOT_IGD 0x02 |
| #define SA_DEVFN_IGD _SA_DEVFN(IGD) |
| #define SA_DEV_IGD _SA_DEV(IGD) |
| |
| #define SA_DEV_SLOT_MINIHD 0x03 |
| #define SA_DEVFN_MINIHD _SA_DEVFN(MINIHD) |
| #define SA_DEV_MINIHD _SA_DEV(MINIHD) |
| |
| /* PCH Devices */ |
| |
| #define PCH_DEV_SLOT_ADSP 0x13 |
| #define PCH_DEVFN_ADSP _PCH_DEVFN(ADSP, 0) |
| #define PCH_DEV_ADSP _PCH_DEV(ADSP, 0) |
| |
| #define PCH_DEV_SLOT_XHCI 0x14 |
| #define PCH_DEVFN_XHCI _PCH_DEVFN(XHCI, 0) |
| #define PCH_DEV_XHCI _PCH_DEV(XHCI, 0) |
| |
| #define PCH_DEV_SLOT_SIO 0x15 |
| #define PCH_DEV_SDMA _PCH_DEV(SIO, 0) |
| #define PCH_DEV_I2C0 _PCH_DEV(SIO, 1) |
| #define PCH_DEV_I2C1 _PCH_DEV(SIO, 2) |
| #define PCH_DEV_SPI0 _PCH_DEV(SIO, 3) |
| #define PCH_DEV_SPI1 _PCH_DEV(SIO, 4) |
| #define PCH_DEV_UART0 _PCH_DEV(SIO, 5) |
| #define PCH_DEV_UART1 _PCH_DEV(SIO, 6) |
| #define PCH_DEVFN_SDMA _PCH_DEVFN(SIO, 0) |
| #define PCH_DEVFN_I2C0 _PCH_DEVFN(SIO, 1) |
| #define PCH_DEVFN_I2C1 _PCH_DEVFN(SIO, 2) |
| #define PCH_DEVFN_SPI0 _PCH_DEVFN(SIO, 3) |
| #define PCH_DEVFN_SPI1 _PCH_DEVFN(SIO, 4) |
| #define PCH_DEVFN_UART0 _PCH_DEVFN(SIO, 5) |
| #define PCH_DEVFN_UART1 _PCH_DEVFN(SIO, 6) |
| |
| #define PCH_DEV_SLOT_ME 0x16 |
| #define PCH_DEVFN_ME _PCH_DEVFN(ME, 0) |
| #define PCH_DEVFN_ME_2 _PCH_DEVFN(ME, 1) |
| #define PCH_DEVFN_ME_IDER _PCH_DEVFN(ME, 2) |
| #define PCH_DEVFN_ME_KT _PCH_DEVFN(ME, 3) |
| #define PCH_DEV_ME _PCH_DEV(ME, 0) |
| #define PCH_DEV_ME_2 _PCH_DEV(ME, 1) |
| #define PCH_DEV_ME_IDER _PCH_DEV(ME, 2) |
| #define PCH_DEV_ME_KT _PCH_DEV(ME, 3) |
| |
| #define PCH_DEV_SLOT_SDIO 0x17 |
| #define PCH_DEVFN_SDIO _PCH_DEVFN(SDIO, 0) |
| #define PCH_DEV_SDIO _PCH_DEV(SDIO, 0) |
| |
| #define PCH_DEV_SLOT_GBE 0x19 |
| #define PCH_DEVFN_GBE _PCH_DEVFN(GBE, 0) |
| #define PCH_DEV_GBE _PCH_DEV(GBE, 0) |
| |
| #define PCH_DEV_SLOT_HDA 0x1b |
| #define PCH_DEVFN_HDA _PCH_DEVFN(HDA, 0) |
| #define PCH_DEV_HDA _PCH_DEV(HDA, 0) |
| |
| #define PCH_DEV_SLOT_PCIE 0x1c |
| |
| #define PCH_DEV_SLOT_EHCI 0x1d |
| #define PCH_DEVFN_EHCI _PCH_DEVFN(EHCI, 0) |
| #define PCH_DEV_EHCI _PCH_DEV(EHCI, 0) |
| |
| #define PCH_DEV_SLOT_LPC 0x1f |
| #define PCH_DEVFN_LPC _PCH_DEVFN(LPC, 0) |
| #define PCH_DEVFN_IDE _PCH_DEVFN(LPC, 1) |
| #define PCH_DEVFN_SATA _PCH_DEVFN(LPC, 2) |
| #define PCH_DEVFN_SMBUS _PCH_DEVFN(LPC, 3) |
| #define PCH_DEVFN_SATA2 _PCH_DEVFN(LPC, 5) |
| #define PCH_DEVFN_THERMAL _PCH_DEVFN(LPC, 6) |
| #define PCH_DEV_LPC _PCH_DEV(LPC, 0) |
| #define PCH_DEV_IDE _PCH_DEV(LPC, 1) |
| #define PCH_DEV_SATA _PCH_DEV(LPC, 2) |
| #define PCH_DEV_SMBUS _PCH_DEV(LPC, 3) |
| #define PCH_DEV_SATA2 _PCH_DEV(LPC, 5) |
| #define PCH_DEV_THERMAL _PCH_DEV(LPC, 6) |
| |
| #endif |