blob: c0e4e2ff60805fe4e314dd228f752560728d325b [file] [log] [blame]
/* $NoKeywords:$ */
/**
* @file
*
* Supporting services to access PCIe wrapper/core/PIF/PHY indirect register spaces
*
*
*
* @xrefitem bom "File Content Label" "Release Content"
* @e project: AGESA
* @e sub-project: GNB
* @e \$Revision: 63425 $ @e \$Date: 2011-12-22 11:24:10 -0600 (Thu, 22 Dec 2011) $
*
*/
/*
*****************************************************************************
*
* Copyright 2008 - 2012 ADVANCED MICRO DEVICES, INC. All Rights Reserved.
*
* AMD is granting you permission to use this software (the Materials)
* pursuant to the terms and conditions of your Software License Agreement
* with AMD. This header does *NOT* give you permission to use the Materials
* or any rights under AMD's intellectual property. Your use of any portion
* of these Materials shall constitute your acceptance of those terms and
* conditions. If you do not agree to the terms and conditions of the Software
* License Agreement, please do not use any portion of these Materials.
*
* CONFIDENTIALITY: The Materials and all other information, identified as
* confidential and provided to you by AMD shall be kept confidential in
* accordance with the terms and conditions of the Software License Agreement.
*
* LIMITATION OF LIABILITY: THE MATERIALS AND ANY OTHER RELATED INFORMATION
* PROVIDED TO YOU BY AMD ARE PROVIDED "AS IS" WITHOUT ANY EXPRESS OR IMPLIED
* WARRANTY OF ANY KIND, INCLUDING BUT NOT LIMITED TO WARRANTIES OF
* MERCHANTABILITY, NONINFRINGEMENT, TITLE, FITNESS FOR ANY PARTICULAR PURPOSE,
* OR WARRANTIES ARISING FROM CONDUCT, COURSE OF DEALING, OR USAGE OF TRADE.
* IN NO EVENT SHALL AMD OR ITS LICENSORS BE LIABLE FOR ANY DAMAGES WHATSOEVER
* (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS
* INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF AMD'S NEGLIGENCE,
* GROSS NEGLIGENCE, THE USE OF OR INABILITY TO USE THE MATERIALS OR ANY OTHER
* RELATED INFORMATION PROVIDED TO YOU BY AMD, EVEN IF AMD HAS BEEN ADVISED OF
* THE POSSIBILITY OF SUCH DAMAGES. BECAUSE SOME JURISDICTIONS PROHIBIT THE
* EXCLUSION OR LIMITATION OF LIABILITY FOR CONSEQUENTIAL OR INCIDENTAL DAMAGES,
* THE ABOVE LIMITATION MAY NOT APPLY TO YOU.
*
* AMD does not assume any responsibility for any errors which may appear in
* the Materials or any other related information provided to you by AMD, or
* result from use of the Materials or any related information.
*
* You agree that you will not reverse engineer or decompile the Materials.
*
* NO SUPPORT OBLIGATION: AMD is not obligated to furnish, support, or make any
* further information, software, technical information, know-how, or show-how
* available to you. Additionally, AMD retains the right to modify the
* Materials at any time, without notice, and is not obligated to provide such
* modified Materials to you.
*
* U.S. GOVERNMENT RESTRICTED RIGHTS: The Materials are provided with
* "RESTRICTED RIGHTS." Use, duplication, or disclosure by the Government is
* subject to the restrictions as set forth in FAR 52.227-14 and
* DFAR252.227-7013, et seq., or its successor. Use of the Materials by the
* Government constitutes acknowledgement of AMD's proprietary rights in them.
*
* EXPORT ASSURANCE: You agree and certify that neither the Materials, nor any
* direct product thereof will be exported directly or indirectly, into any
* country prohibited by the United States Export Administration Act and the
* regulations thereunder, without the required authorization from the U.S.
* government nor will be used for any purpose prohibited by the same.
* ***************************************************************************
*
*/
#ifndef _PCIEWRAPPERREGACC_H_
#define _PCIEWRAPPERREGACC_H_
//#define WRAP_SPACE(w, x) (0x01300000ul | (w << 16) | (x))
//#define CORE_SPACE(c, x) (0x00010000ul | (c << 24) | (x))
//#define PHY_SPACE(w, p, x) (0x00200000ul | ((p + 1) << 24) | (w << 16) | (x))
//#define PIF_SPACE(w, p, x) (0x00100000ul | ((p + 1) << 24) | (w << 16) | (x))
#define IMP_SPACE(x) (0x01080000ul | (x))
UINT32
PcieRegisterRead (
IN PCIe_WRAPPER_CONFIG *Wrapper,
IN UINT32 Address,
IN PCIe_PLATFORM_CONFIG *Pcie
);
VOID
PcieRegisterWrite (
IN PCIe_WRAPPER_CONFIG *Wrapper,
IN UINT32 Address,
IN UINT32 Value,
IN BOOLEAN S3Save,
IN PCIe_PLATFORM_CONFIG *Pcie
);
UINT32
PcieRegisterReadField (
IN PCIe_WRAPPER_CONFIG *Wrapper,
IN UINT32 Address,
IN UINT8 FieldOffset,
IN UINT8 FieldWidth,
IN PCIe_PLATFORM_CONFIG *Pcie
);
VOID
PcieRegisterWriteField (
IN PCIe_WRAPPER_CONFIG *Wrapper,
IN UINT32 Address,
IN UINT8 FieldOffset,
IN UINT8 FieldWidth,
IN UINT32 Value,
IN BOOLEAN S3Save,
IN PCIe_PLATFORM_CONFIG *Pcie
);
VOID
PcieRegisterRMW (
IN PCIe_WRAPPER_CONFIG *Wrapper,
IN UINT32 Address,
IN UINT32 AndMask,
IN UINT32 OrMask,
IN BOOLEAN S3Save,
IN PCIe_PLATFORM_CONFIG *Pcie
);
UINT32
PcieSiliconRegisterRead (
IN PCIe_SILICON_CONFIG *Silicon,
IN UINT32 Address,
IN PCIe_PLATFORM_CONFIG *Pcie
);
VOID
PcieSiliconRegisterWrite (
IN PCIe_SILICON_CONFIG *Silicon,
IN UINT32 Address,
IN UINT32 Value,
IN BOOLEAN S3Save,
IN PCIe_PLATFORM_CONFIG *Pcie
);
VOID
PcieSiliconRegisterRMW (
IN PCIe_SILICON_CONFIG *Silicon,
IN UINT32 Address,
IN UINT32 AndMask,
IN UINT32 OrMask,
IN BOOLEAN S3Save,
IN PCIe_PLATFORM_CONFIG *Pcie
);
#endif